logo
logo
x
바코드검색
BOOKPRICE.co.kr
책, 도서 가격비교 사이트
바코드검색

인기 검색어

일간
|
주간
|
월간

실시간 검색어

검색가능 서점

도서목록 제공

Digital VLSI Systems Design: A Design Manual for Implementation of Projects on FPGAs and ASICs Using Verilog [With CDROM]

Digital VLSI Systems Design: A Design Manual for Implementation of Projects on FPGAs and ASICs Using Verilog [With CDROM] (Hardcover, 2007)

S. Ramachandran (지은이)
Springer Verlag
473,720원

일반도서

검색중
서점 할인가 할인률 배송비 혜택/추가 실질최저가 구매하기
388,450원 -18% 0원
19,430원
369,020원 >
yes24 로딩중
교보문고 로딩중
notice_icon 검색 결과 내에 다른 책이 포함되어 있을 수 있습니다.

중고도서

검색중
서점 유형 등록개수 최저가 구매하기
로딩중

eBook

검색중
서점 정가 할인가 마일리지 실질최저가 구매하기
로딩중

책 이미지

Digital VLSI Systems Design: A Design Manual for Implementation of Projects on FPGAs and ASICs Using Verilog [With CDROM]
eBook 미리보기

책 정보

· 제목 : Digital VLSI Systems Design: A Design Manual for Implementation of Projects on FPGAs and ASICs Using Verilog [With CDROM] (Hardcover, 2007) 
· 분류 : 외국도서 > 기술공학 > 기술공학 > 전자공학 > 회로
· ISBN : 9781402058288
· 쪽수 : 709쪽
· 출판일 : 2007-06-04

목차

Preface Chapter 1 Introduction to Digital VLSI Systems Design. 1.1 Evolution of VLSI Systems. 1.2 Applications of VLSI Systems. 1.3 Processor based Systems. 1.4 Embedded Systems. 1.5 FPGA based Systems. 1.6 Digital System Design using FPGAs. 1.7 Reconfigurable Systems using FPGA. 1.8 Scope of the Book. Chapter 2 Review of Digital Systems Design. 2.1 Numbering Systems. 2.2 Twos Complement Addition/Subtraction. 2.3 Codes. 2.4 Boolean Algebra. 2.5 Boolean Functions using Minterms and Maxterms. 2.6 Logic Gates. 2.7 The Karnaugh MAP Method of Optimization of Logic Circuits. 2.8 Combination Circuits. 2.9 Arithmetic Logic Unit. 2.10 Programmable Logic Devices. 2.11 Sequential Circuits. 2.12 Random Access Memory (RAM). 2.13 Clock Parameters and Skew. 2.14 Setup, Hold and Propagation Delay Times in a Register. 2.15 Digital System Design using SSI/MSI Components. 2.16. Algorithmic State Machine. 2.17 Digital System Design Using ASM Chart and PAL. Chapter 3 Design of Combinational and Sequential Circuits using Verilog. 3.1 Introduction to Hardware Design Language. 3.2 Design of Combinational Circuits. 3.3 Verilog Modeling of Sequential Circuits. 3.4 Coding Organization. Chapter 4 Writing a Test Bench for the Design. 4.1 Modeling a Test Bench. 4.2 Test Bench for Combinational Circuits. 4.3 Test Bench for Sequential Circuits. Chapter 5 RTL Coding Guidelines. 5.1 Separation of Combinational and Sequential Circuits. 5.2 Synchronous Logic. 5.3 Synchronous Flip-flop. 5.4 Realization of Time Delays. 5.5 Elimination of Glitches using Synchronous Circuits. 5.6 Hold Time Violation in Asynchronous Circuits. 5.7 RTL Coding Style. Chapter 6 Simulation of Designs - Modelsim Tool. 6.1 VLSI Design Flow. 6.2 Design Methodology. 6.3 Simulation using Modelsim. Chapter 7 Synthesis of Designs - Synplify Tool. 7.1 Synthesis. 7.2 Analysis of Design Examples using Synplify Tool. 7.3 Viewing Verilog Code as RTLSchematic Circuit Diagrams. 7.4 Optimization Effected in Synopsys Full and Parallel cases. 7.5 Performance comparison of FPGAs of two vendors for a Design. 7.6 Fixing Compilation Errors in Modelsim and Synplify Tools. 7.7 Synplify Command Summary. Chapter 8 Place and Route and Back annotation - Xilinx Tool. 8.1 Xilinx Place and Route Tool - Design Manager. 8.2 Xilinx Place and Route Command summary. 8.3 Place and Route and Back Annotation using Xilinx Project Navigator. Chapter 9 Design of Memories. 9.1 On-chip Dual Address ROM Design. 9.2 Single Address ROM Design. 9.3 On-Chip Dual RAM Design. 9.4 External Memory Controller Design. Chapter 10 Arithmetic Circuit Designs. 10.1 Digital Pipelining. 10.2 Partitioning of a Design. 10.3 Signed Adder Design. 10.4 Multiplier Design. Chapter 11 Development of Algorithms and Verification using High Level Languages. 11.1 2D-Discrete Cosine Transform and Quantization. 11.2 Automatic Quality Control Scheme for Image Compression. 11.3 Fast Motion Estimation Algorithm for Real-time Video Compression. Chapter 12 Architectural Design. 12.1 Architecture of Discrete Cosine Transform and Quantization Processor. 12.2 Architecture of a Video Encoder using Automatic Quality Control Scheme and DCTQ Processor. 12.3 Architecture for the FOSS Motion Estimation Processor. Chapter 13 Project Design. 13.1 PCI Bus Arbiter. 13.2 Design of the DCTQ Processor. Chapter 14 Hardware Implementations using FPGA and I/O boards. 14.1 FPGA Board Features. 14.2 Features of Digital Input/Output Board. 14.3 Problem on Some FPGA Boards and its Solution. 14.4 Traffic Light Controller Design. 14.5 Real Time Clock Design. Chapter 15 Projects suggested for FPGA/ASIC Implementations. 15.1 Projects for Implementation. 15.2 Embedded Systems Design. 15.3 Issues Involved in the Design of Digital VLSI Systems. 15.4 Detailed Specifications and Basic Architectures for a Couple of

저자소개

S. Ramachandran (지은이)    정보 더보기
펼치기
이 포스팅은 쿠팡 파트너스 활동의 일환으로,
이에 따른 일정액의 수수료를 제공받습니다.
이 포스팅은 제휴마케팅이 포함된 광고로 커미션을 지급 받습니다.
도서 DB 제공 : 알라딘 서점(www.aladin.co.kr)
최근 본 책