logo
logo
x
바코드검색
BOOKPRICE.co.kr
책, 도서 가격비교 사이트
바코드검색

인기 검색어

실시간 검색어

검색가능 서점

도서목록 제공

Unleash the System on Chip Using FPGAs and Handel C

Unleash the System on Chip Using FPGAs and Handel C (Hardcover)

Rajanish K. Kamat, Santosh A. Shinde (지은이)
Springer Verlag
201,220원

일반도서

검색중
서점 할인가 할인률 배송비 혜택/추가 실질최저가 구매하기
165,000원 -18% 0원
8,250원
156,750원 >
yes24 로딩중
교보문고 로딩중
notice_icon 검색 결과 내에 다른 책이 포함되어 있을 수 있습니다.

중고도서

검색중
서점 유형 등록개수 최저가 구매하기
로딩중

eBook

검색중
서점 정가 할인가 마일리지 실질최저가 구매하기
로딩중

책 이미지

Unleash the System on Chip Using FPGAs and Handel C
eBook 미리보기

책 정보

· 제목 : Unleash the System on Chip Using FPGAs and Handel C (Hardcover) 
· 분류 : 외국도서 > 컴퓨터 > 소프트웨어 개발/엔지니어링 > 시스템 분석/설계
· ISBN : 9781402093616
· 쪽수 : 174쪽
· 출판일 : 2009-04-07

목차

Preface. Foreword. Acknowledgements. Chapter 1: Introduction 1.1 Prologue 1.2 Exceptional Attributes of the SoC Technology 1.3 Classical taxonomy: a holistic perspective extended towards Integrated Circuits Classification 1.4 System on Chip (SoC) Term and Scope 1.5 Constituents of SoC 1.6 Sprawling Growth of SoC market 1.7 Choosing the platform, ASIC Vs FPGAs 1.8 FPGA based Programmable SoC 1.9 Orientation of the Book Chapter 2: Familiarizing with Handel C 2.1 EDA Tools i.e. Computer Aids for VLSI Design 2.2 Background of Hardware Description Languages 2.3 Expressing abstraction at higher levels 2.4 Where C stands amidst the well established HDLs? 2.5 Introducing Handel C 2.6 Top Down or Bottom up? 2.7 Handel C: A boon for Software Professionals 2.8 Handel C vs ANSI C 2.9 Handel C Design Flow Chapter 3: Sequential logic Design 3.1 Design Philosophy of Sequential Logic 3.2 D flip-flop 3.3 Latch 3.4 Realization of JK Flip-Flop 3.5 Cell of Hex counter for Counter Applications 3.6 Realization of Shift Register for SoC 3.7 LFSR Core for Security Applications in SoC 3.8 Clock Scaling and Delay Generation in SoC 3.9 SoC Data Queuing using FIFO 3.10 Implementation of Stack though LIFO 3.11 Soft IP core for Hamming Code Chapter 4: Combinational Logic Design 4.1 Introduction 4.2 Design Metrics for the Combinational Logic Circuits: SoC Perspective 4.3 Core of "2 to 4 decoder" 4.4 "3 to 8 decoder" using hierarchical approach 4.5 Priority Encoder 4 to 2 4.6 Soft IP Core of "7 to 3 encoder" Implementation 4.7 IP core of 'Parity generator' for Communication Applications 4.8 IP Core for Parity checker and error detection for Internet Protocol 4.9 BCD TO Seven Segment converter 4.10 Core of Binary to Gray Converter and Applications 4.11 Realization of IP Core of Gray to Binary Converter 4.12 Designing Barrel Shifters Chapter 5: Arithmetic core design and Design Reuse of Soft IP Cores 5.1 Design Reuse Philosophy 5.2 Advantages of on chip arithmetic 5.3 Designing Half adder in Handel C 5.4 Full Adder 5.5 Ripple Carry Adder 5.6 Booth Algorithm and its realization on FPGA 5.7 Building ALU in Handel C 5.7 Third Party Tool Interface with Handel C 5.8 Xilinx EDK Interface with Cores developed through Handel C Chapter 6: Rapid Prototyping of the Soft IP cores on FPGA 6.1 Prototyping Philosophy 6.2 Rapid Design of Fuzzy Controller using Handel C 6.3 Packet Processor Core for Inculcating Embedded Network Security using Mixed Design Flow 6.4. A Linear Congruential Generator (LCG) SoC 6.5 Implementation of Reusable Soft IP core of Blowfish Cipher Chapter 7: Soft Processor Core for Accelerated Embedded Design 7.1 Building SoC for temperature control application using Picoblaze 7.2 Hardware Software Codesign of SoC with built in Position Algorithm References. List of Tables. List of Figures. List of Programs.

이 포스팅은 쿠팡 파트너스 활동의 일환으로,
이에 따른 일정액의 수수료를 제공받습니다.
이 포스팅은 제휴마케팅이 포함된 광고로 커미션을 지급 받습니다.
도서 DB 제공 : 알라딘 서점(www.aladin.co.kr)
최근 본 책